| Seat No.: Enro                     |                              | Enrolment No                                                                                                      | lment No |  |
|------------------------------------|------------------------------|-------------------------------------------------------------------------------------------------------------------|----------|--|
|                                    |                              | <b>GUJARAT TECHNOLOGICAL UNIVERSITY</b><br>BE- SEMESTER–IV (NEW) EXAMINATION – WINTER 2020                        |          |  |
| Subj                               | ect C                        | ode:3140707 Date:15/0                                                                                             | 2/2021   |  |
| Subj                               | ect N                        | ame:Computer Organization & Architecture                                                                          |          |  |
| Time:02:30 PM TO 04:30 PM Total Ma |                              |                                                                                                                   | rks:56   |  |
| Instru                             |                              |                                                                                                                   |          |  |
|                                    |                              | Attempt any FOUR questions out of EIGHT questions.<br>Make suitable assumptions wherever necessary.               |          |  |
|                                    |                              | Figures to the right indicate full marks.                                                                         |          |  |
|                                    |                              |                                                                                                                   |          |  |
|                                    |                              |                                                                                                                   | MARKS    |  |
| Q.1                                | (a)                          | What is PSW? Explain each bit of it                                                                               | 03       |  |
| Ų.1                                | (a)<br>(b)                   | Write ALP for addition of 10 numbers                                                                              | 03<br>04 |  |
|                                    | (c)                          | List and explain Memory reference instructions in detail                                                          | 07       |  |
|                                    |                              |                                                                                                                   |          |  |
| Q.2                                | <b>(a)</b>                   | Design a digital circuit for 4-bit binary adder                                                                   | 03       |  |
|                                    | <b>(b)</b>                   | Explain 4 bit arithmetic circuit with suitable diagram.                                                           | 04       |  |
|                                    | (c)                          | Draw and briefly explain flowchart for second pass of assembler.                                                  | 07       |  |
| Q.3                                | <b>(a)</b>                   | Explain any three register reference instruction in detail.                                                       | 03       |  |
| <b>~</b>                           | ( <b>b</b> )                 | Explain BCD adder in brief                                                                                        | 04       |  |
|                                    | (c)                          | Draw and explain micro program sequencer circuit with diagram.                                                    | 07       |  |
| ~ •                                |                              |                                                                                                                   |          |  |
| Q.4                                | (a)                          | State the differences between hardwired control and micro programmed control.                                     | 03       |  |
|                                    | <b>(b)</b>                   | Explain hardware implementation of common bus system using three-                                                 | 04       |  |
|                                    | (0)                          | State buffers. Mention assumptions if required.                                                                   | 04       |  |
|                                    | (c)                          | Explain delay load and delay branch with respect to RISC pipeline.                                                | 07       |  |
|                                    |                              |                                                                                                                   |          |  |
| Q.5                                | (a)                          | Draw and briefly explain flowchart for first pass of assembler                                                    | 03       |  |
|                                    | (b)                          | State the major characteristics of RISC processor<br>Elaborate 4-segment instruction pipeline with neat sketches. | 04<br>07 |  |
|                                    | ( <b>c</b> )                 | Elaborate +-segment instruction pipeline with heat sketches.                                                      | 07       |  |
| Q.6                                | (a)                          | State the major characteristics of CISC processor                                                                 | 03       |  |
|                                    | (b)                          | List various types of addressing modes and explain any four of them.                                              | 04       |  |
|                                    | ( <b>c</b> )                 | What is virtual memory? Explain relation between address space and                                                | 07       |  |
|                                    |                              | memory space in virtual memory system.                                                                            |          |  |
| Q.7                                | (a)                          | Briefly explain source initiated transfer using handshaking.                                                      | 03       |  |
| 2.1                                | ( <b>a</b> )<br>( <b>b</b> ) | Differentiate Programmed I/O and Interrupt initiated I/O                                                          | 03<br>04 |  |
|                                    | (c)                          | Write a short note on associative memory.                                                                         | 07       |  |
|                                    |                              |                                                                                                                   |          |  |
| Q.8                                | (a)                          | How main memory is useful in computer system? Explain the memory                                                  | 03       |  |
|                                    | (b)                          | address map of RAM and ROM.<br>Explain daisy chain priority interrupt                                             | 04       |  |
|                                    |                              |                                                                                                                   |          |  |

(c) Explain CPU-IOP communication with diagram. 07

\*\*\*\*\*